# ECE552 Course Notes

## Stephen Yang

## September 2023

0.1

# 1 Preliminaries

Architecture: timing independent function of computer MicroArchitecture: Implementation techniques to improve perf. Implicit Parallelism: increase ILP, pipelining, caching Explicit Parallelism: Data parallelism, TLP ISA: SW/HW Interface

# 2 Performance Metrics

### 2.1 Latency

Latency (execution time) is the time required to finish some fixed task. Processor A is X times faster than B:

$$\operatorname{Lat}(P, A) = \operatorname{Lat}(P, B)/X$$

Processor A is X% faster than B:

$$\operatorname{Lat}(P, A) = \operatorname{Lat}(P, B) / \left(1 + \frac{X}{100}\right)$$

### 2.1.1 Adding Latencies

 $\operatorname{Lat}(P_1 + P_2, A) = \operatorname{Lat}(P_1, A) + \operatorname{Lat}(P_2, A)$ 

# 2.2 Throughput (Bandwidth)

Proc. A has X times TP relative to B: TP(P,A) = TP(P,B)/XProc. A has X% the TP relative to B:  $TP(P,A) = TP(P,B)/\left(1 + \frac{X}{100}\right)$ 

### 2.2.1 Adding Throughputs

$$\Gamma P(P_1 + P_2, A) = \frac{2}{\frac{1}{\Gamma P(P_1, A)} + \frac{1}{\Gamma P(P_2, A)}}$$

### 2.3 Speedup

Speedup 
$$= \frac{T_{R,i}}{T_i} = \frac{T_{old}}{T_{new}}$$

- $T_{R,i}$  execution time on reference machine
- $T_i$  execution time on evaluated machine

### 2.4 Slowdown

Slowdown =  $F \cdot (R_{exe}) + (1 - F) \cdot 1$ 

- F fraction of instructions that experience slowdown
- $R_{exe}$  factor of how much slower the F instructions are

## 2.5 Execution Time

$$T_{exe} = \operatorname{Lat}(P) = IC \times CPI \times T_c$$

- *IC* dynamic instruction count
- CPI is # of cycles per instr
- $T_c$  is the seconds per cycle (clock period)

#### 2.5.1 CPI (Cycles per Instr) & IPC

$$CPI = \frac{T_{exe}}{IC \times T_c} \qquad IPC = \frac{1}{CPI}$$

For 5-stage processor,

$$CPI = 1 + \sum f_{stall} \cdot c_{stall}$$

- $f_{stall}$  is the frequency of instructions that stall
- $c_{stall}$  is the # of stall cycles corresponding to instr with  $f_{stall}$  frequency

# 3 Analyzing Performance

### 3.0.1 Ratio of Means

$$\operatorname{RoM} = \frac{\sum_{i=1,\dots,N} T_{R,i}}{\sum_{i=1,\dots,N} T_i}$$

- $s_i$  is the speedup
- $T_{R,i}$  exec time on reference
- $T_i$  exec time on evaluated

### 3.1 Arithmetic Average

For units proportional to time (e.g. latency)

$$\bar{L} = \frac{1}{N} \times \sum_{i=1}^{N} T_i = \frac{1}{N} \times \sum_{P=1,\dots,N} \operatorname{Lat}(P)$$

Where  $\overline{L}$  is the average latency of all programs  $T_i, ..., T_N$ 

# 3.2 Harmonic Average

For units inversely proportional to time

$$\bar{T} = \frac{N}{\sum_{P=1,\dots,N} \frac{1}{\text{TP}(P)}}$$

Where  $\overline{T}$  is the average throughput

## 3.3 Geometric Average

For unitless quantities (e.g. speedup)

$$\sqrt[N]{\Pi_{P=1,\dots,N} \operatorname{SpdUp}(P)} = \sqrt[N]{\operatorname{SpdUp}(P_1) * \operatorname{SpdUp}(P_2) * \dots * \operatorname{SpdUp}(P_N)}$$

# 4 Amdahl's Law

Assume an enhancement E, which speeds up fraction F of computation by factor S:

$$T_{exe}(\mathbf{w}/\mathbf{E}) = T_{exe}(\mathbf{w}/\mathbf{o} \mathbf{E}) \times \left[ (1-F) + \frac{F}{S} \right]$$
  
SpdUp(E) =  $\frac{T_{exe}(\mathbf{w}/\mathbf{o} \mathbf{E})}{T_{exe}(\mathbf{with} \mathbf{E})} = \frac{1}{(1-F) + \frac{F}{S}}$ 

## 4.1 Parallel Case

Let P be number of cores, and F fraction of code that can be parallelized on P:

$$S_p = \frac{T_1}{T_p} = \frac{1}{1-F+\frac{F}{P}} = \frac{P}{F+P(1-F)} < \frac{1}{1-F}$$

# 5 ISA

# 5.1 ISA Condition Codes

conditional execution (e.g. for branches) is set by condition codes, which differ for various ISA's. A typical condition code register: Z: Zero, C: Carry, V: Overflow, X: Extend, N: Negative

# 6 Pipelining

The classic 5 stage pipeline has

- Fetch: Fetch instruction from PC
- Decode: Read reg, find instr type
- eXecute: Execute instr (ALU)
- Memory: Handle memory instr
- Writeback: write completed instr result to register file

# 7 Dependencies and Hazards

| type                  | T/F          | Solution                  |
|-----------------------|--------------|---------------------------|
| RAW                   | Т            | stall, bypassing, reorder |
| LTU                   | Т            | stall + bypass            |
| WAW                   | F            | register rename           |
| WAR                   | $\mathbf{F}$ | register rename           |
| struct                | Т            | stall, better design      |
| $\operatorname{ctrl}$ | Т            | stall, flush $F/D$        |

# 7.1 Bypassing



bypass elements in 5 stage proc:

# 7.1.1 MX

beginning of M to input of X

XM.rd == DX.rs1

### 7.1.2 WX

beginning of W to input of X

MW.rd == DX.rs1

### 7.1.3 WM

beginning of W to input of M

# 7.2 LTU

even with by passing, LTU hazard exists for instr with dist =1

stall = (DX.op == LW)&&[(FD.rs1 == DX.rd)||(FD.rs2 == DX.rd)&&FD.op! = SW)]

# 8 Dynamic Branch Prediction

Compiler (Static):  $\sim 85\%$ . HW:  $\sim 95\%$ 

### 8.1 Direction Prediction

Predict T/NT using BPB (conditional B).

### 8.1.1 1bit Predictor

 $1~{\rm bit}~({\rm T/NT})$  - pred same way as last time.

### 8.1.2 2bit Saturating Counter

2 bits (sT,wT,wNT,sNT) - branch pattern has some correlation.

## 8.2 History-Based Methods (BHR)

GA = Global BHR, PA = Private BHR





8.2.2 GAp



8.2.3 PAg





# 8.3 Target Prediction

The Branch Target Buffer (BTB) acts like a small cache



BTB handles

• direct control branches, jumps, calls

BTB does **not** handle

- indirect control branches, jumps, calls
- indirect control jump (switch)
- returns

### 8.3.1 Returns

store return address on Return Address Stack (RAS)

# 9 Exceptions

Interrupts, exceptions, page faults, illegal op

# 9.1 Handling Exceptions

Save processor state, restart execution. Instr in flight become NOP

# 10 Dynamic Scheduling

aka out-of-order execution. benefits:

- $1.\ {\rm reduce}\ {\rm RAW}\ {\rm stalls}$
- 2. increase pipeline, FU utilization
- 3. increase ILP

# 11 Tomasulo's Algorithm

Features: **register renaming** using **tag**'s (avoid WAW, WAR). **Reservation Station** to buffer instructions (instr q). **Common Data Bus** (CDB) to broadcast completed instr to RS's.

### 11.1 Processor Structure in Tomasulo

- Fetch: Fetch instruction from PC
- Dispatch: Check for structural hazard (RS full), rename output reg to allocated RS, check input registers ready
- Issue: Waits for RAW and Struct. hazards. If reg ready, send to X
- eXecute: Execute instr (ALU)
- Memory: Handle memory instr
- Writeback: Broadcast on CDB (wait for structural hazard), clear RS entry and tag on tag match

### 11.2 Register Renaming

Storage locations referred to by RS# tags

Tag == 0 - > val in reg table Tag! = 0 - > val not rdy (being computed)

# 12 Precise State

Speculation requires ability to abort and restart. Tomasulo has ooo completion, hard to restore precise instr state.

### 12.1 Re-Order Buffer (ROB)

Register writes executed in dispatch order. ROB stores completion flag of instr, new and old register mapping. Enables in-order dispatch, ooo execution, in-order completion.

## 12.2 Load/Store Queue (LSQ)

Completed stores write to LSQ. LSQ writes to memory when store retires. Loads access LSQ and data cache in parallel if  $\exists$  older store with matching addr. Forward LSQ value if exists.

# 13 MIPS R10K

### 13.1 Physical Register File

MIPS R10K has **Physical Registers** (PR) instead of named architectural registers. Conceptually, big bank of physical registers which can be associated via the ROB.

### 13.2 R10K Structures

- ROB:  $T_{old}$  PR prev. mapped to this instr, T PR corresponding to this instr's logical output
- RS: T PR, S1, S2 PR tags corresponding to instr inputs, rdy ready bit
- Map Table: T PR, rdy ready bit
- Free List: PR#

### 13.3 Processor Structure

- Fetch: Fetch instruction from PC
- Dispatch: In-order, Check for structural hazard (RS, ROB, PR#), Allocate RS + ROB entries, new PR#, Read PR tags for input regs (store in RS S1, S2)
- Issue: Waits for RAW and struct. hazards. If reg ready, send to X
- $\bullet\,$  eXecute: Execute instr (ALU). Can free RS entry at end of X since RS# is not a tag
- Complete: Write destination PR. Set inst output reg ready in map table and RS
- Retire: If instr at ROB head not complete, stall. Handle exceptions. If store, right value from LSQ into data. Free  $T_{old}$ , ROB and LSQ entries.

# 14 Recovering from Misspeculation

Two ways to restore precise state

### 14.1 Serial Rollback using $T, T_{old}$

Slow (serial), but simple and cheap (hardware)

### 14.2 Single Cycle Restore Checkpoint

Fast (single cycle), but very expensive

### 14.3 Hybrid

Checkpoint low confidence branches. Serial recovery for page faults.

# 15 Caches

## 15.1 Cache Organization

$$\begin{split} b_{addr} &= b_{tag} + b_{index} + b_{offset} \\ Blocks &= C/BS \quad \#Sets = \#Blocks/\#Ways \\ \text{where } C &= \text{capacity}, BS = \text{block size} \\ b_{tag} &= b_{addr} - \log_2(\#Sets) - \log_2(BS) \end{split}$$

#### 15.1.1 Tag Overhead

 $C = Data + OH = Data + \label{eq:constraint}$  Where N = number of entries

### **15.2** Split I (D) Reasoning

Avoid structural hazard (read ports), store additional metadata for pred, exploit data locality for prefetch, I\$ can be RO.

### **15.3** Cache Performance Metrics

$$\%_{miss} = \frac{\# \text{ Misses}}{\# \text{ Accesses}}$$
$$\%_{hit} = \frac{\# \text{ Hits}}{\# \text{ Accesses}} = 1 - \%_{miss}$$

 $t_{hit}$ : time to access cache.  $t_{miss}$ : time to bring data into cache.

### 15.4 Cache Performance Equation

 $t_{avg} = t_{hit} + \%_{miss} \cdot t_{miss}$ 

## 15.5 Cache Misses: 3(4)C Hill Model

#### 15.5.1 Cold Misses

Independent of the cache, equal to number of blocks in the trace

$$M_{cold} = \#$$
blocks used

assuming cache initialized to 0

#### 15.5.2 Capacity Misses

Independent of cache organization or replacement policy.

 $M_{cap} = M_{FA,LRU} - M_{cold} \label{eq:masses}$  where  $M_{FA,LRU}$  is the number of misses in a FA LRU cache

#### 15.5.3 Conflict Misses

Dependent on cache organization and replacement policy.

$$M_{conflict} = M_{total} - (M_{cap} + M_{cold})$$

#### 15.5.4 Coherence Misses

Miss due to external invalidation (only in shared memory multiprocessors)

#### **15.6** Replacement Policies

- 1. Random Replacement
- 2. FIFO/FILO
- LRU (Least Recently Used): 2way=1 bit per set. N > 2way=counter per way, OR log<sub>2</sub> N bits per set
- 4. **NMRU (Not Most Recent Use)**: 1 bit MRU set per line, random select NOT MRU to replace
- 5. Belady's: Furthest used in future replaced first

## 15.7 Prefetching

#### 15.7.1 Stride Prefetcher



*i*. Initial, *5*. Stable, *i*. trans., *n*. meone

### 15.8 Write Propagation

- write-through (WT): propagate value immediately to \$
- write-back (WB): write when block replaced (req. dirty bit)

### 15.9 Allocate

- Write-allocate: read from lower level, write value. Used with WB
- Write-non-allocate: write blk to next level. Used with WT

# 16 Multiprocessors

# 16.1 Coherence

# 16.1.1 VI (MI) Protocol

| q  | Curren           | nt Proc                         | Other Proc |          |  |
|----|------------------|---------------------------------|------------|----------|--|
| -0 | Load             | Store                           | Load       | Store    |  |
| Ι  | $^{\rm miss}$ /V | $\frac{\text{miss}}{/\text{V}}$ | -          | -        |  |
| М  | hit              | hit                             | SD<br>/I   | SD<br>/I |  |

### 16.1.2 MSI Protocol

| ç  | Curr       | ent Proc           | Other Proc |                |  |
|----|------------|--------------------|------------|----------------|--|
| -0 | Load       | Store              | Load       | Store          |  |
| Ι  | miss<br>/S | miss<br>/M         | -          | -              |  |
| S  | hit        | upgrade<br>miss /M | -          | Invalid.<br>/I |  |
| М  | hit        | hit                | SD<br>/S   | SD<br>/I       |  |

# 16.1.3 MSI - Directory

Tracks the following per cache block:

- Owner
- Sharers (bit vector)
- Home directory
- State





|      | Load                                | Store           | Replacement         | Fwd-GetS   | Fwd-GetM   | Inv                 | Put-Ack | Data from<br>Dir (ack=0) | Data from<br>Dir (ack>0) | Data from<br>Owner | Inv-Ack | Last-Inv-Ack |
|------|-------------------------------------|-----------------|---------------------|------------|------------|---------------------|---------|--------------------------|--------------------------|--------------------|---------|--------------|
| I    | Send GetS<br>to Dir/IS <sup>D</sup> | Send<br>GetM to |                     |            |            |                     |         |                          |                          |                    |         |              |
| ISD  | Stall                               | Stall           | Stall               |            |            | Stall               |         | -/S                      |                          | -/S                |         |              |
| IMAD | Stall                               | Stall           | Stall               | Stall      | Stall      |                     |         | -/M                      | -/IM <sup>A</sup>        | -/M                | ack     |              |
| IMA  | Stall                               | Stall           | Stall               | Stall      | Stall      |                     |         |                          |                          |                    | ack     | -/M          |
| S    | Hit                                 | Send            | Send PutS           |            |            | Send Inv-           |         |                          |                          |                    |         |              |
|      |                                     | GetM to         | to Dir/SIA          |            |            | Ack to              |         |                          |                          |                    |         |              |
|      |                                     | Dir/SMAD        |                     |            |            | Req/I               |         |                          |                          |                    |         |              |
| SMAD | Hit                                 | Stall           | Stall               | Stall      | Stall      | Send Inv-           |         | -/M                      | -/SM <sup>A</sup>        |                    | ack     |              |
|      |                                     |                 |                     |            |            | Ack to              |         |                          |                          |                    |         |              |
|      |                                     |                 |                     |            |            | Req/IMAD            |         |                          |                          |                    |         |              |
| SMA  | Hit                                 | Stall           | Stall               | Stall      | Stall      |                     |         |                          |                          |                    | ack     | -/M          |
| Μ    | Hit                                 | Hit             | Send PutM           | Send data  | Send data  |                     |         |                          |                          |                    |         |              |
|      |                                     |                 | +data to            | to Req and | to Req/I   |                     |         |                          |                          |                    |         |              |
|      |                                     |                 | Dir/MI <sup>A</sup> | Dir/S      | -          |                     |         |                          |                          |                    |         |              |
| MIA  | Stall                               | Stall           | Stall               | Send data  | Send data  |                     | -/I     |                          |                          |                    |         |              |
|      |                                     |                 |                     | to Req and | to Req/IIA |                     |         |                          |                          |                    |         |              |
|      |                                     |                 |                     | Dir/SIA    | -          |                     |         |                          |                          |                    |         |              |
| SIA  | Stall                               | Stall           | Stall               |            |            | Send Inv-           | -/I     |                          |                          |                    |         |              |
|      |                                     |                 |                     |            |            | Ack to              |         |                          |                          |                    |         |              |
|      |                                     |                 |                     |            |            | Req/II <sup>A</sup> |         |                          |                          |                    |         |              |
| IIA  | Stall                               | Stall           | Stall               |            |            |                     | -/I     |                          |                          |                    |         |              |

|    | GetS                                                                                                | GetM                                                                                    | PutS-<br>NotLast                                      | PutS-Last                                               | Put M+<br>data from<br>Owner                                         | PutM+data<br>from Non-<br>Owner                       | Data                     |
|----|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------|--------------------------|
| Ι  | Send data to<br>Req, add Req<br>to Sharers/S                                                        | Send data to<br>Req, set Owner<br>to Req/M                                              | Send Put-Ack<br>to Req                                | Send Put-Ack<br>to Req                                  |                                                                      | Send Put-Ack<br>to Req                                |                          |
| S  | Send data to<br>Req, add Req<br>to Sharers                                                          | Send data to<br>Req, send Inv<br>to Sharers,<br>clear Sharers,<br>set Owner to<br>Req/M | Remove Req<br>from Sharers,<br>sent Put-Ack<br>to Req | Remove Req<br>from Sharers,<br>send Put-Ack<br>to Req/I |                                                                      | Remove Req<br>from sharers,<br>send Put-Ack<br>to Req |                          |
| М  | Send Fwd-<br>GetS to<br>Owner, add<br>Req and<br>Owner to<br>Sharers, clear<br>Owner/S <sup>D</sup> | Send Fwd-<br>GetM to<br>Owner, set<br>Owner to Req                                      | Send Put-Ack<br>to Req                                | Send Put-Ack<br>to Req                                  | Copy data<br>to memory,<br>clear Owner,<br>send Put-<br>Ack to Req/I | Send Put-Ack<br>to Req                                |                          |
| SD | Stall                                                                                               | Stall                                                                                   | Remove Req<br>from Sharers,<br>send Put-Ack<br>to Req | Remove Req<br>from Sharers,<br>send Put-Ack<br>to Req   |                                                                      | Remove Req<br>from Sharers,<br>send Put-Ack<br>to Req | Copy data to<br>memory/S |

# 16.2 Synchronization

## 16.2.1 Exchange

EXCH r1, 0(&lock)

 $\begin{array}{ll} {\rm MOV \ r1 \ -$i$ \ r2} \\ {\rm LW \ [\&lock] \ -$i$ \ r1} \\ {\rm SW \ r2 \ -$i$ \ [\&lock] \end{array} {\rm Wasted \ BW \ (other \ P \ spins \ on \ lock)} \end{array}$ 

### 16.2.2 Load Locked/Store Conditional

LL [r1] -¿ r2 SC r3 -¿ [r1]

SC returns 0 in r3 if value in r1 modified

### 16.2.3 Test and Set

| A0 | EXCH r1, [&lock] |
|----|------------------|
| A1 | BNEZ r1, A0      |

#### 16.2.4 Test and Test and Set

| EXCH             | LL/SC          |
|------------------|----------------|
| LW [&lock] -¿ r1 | LL [r1] -¿ r2  |
| BNEZ r1, A0      | BNEZ r2, A0    |
| ADDI r1, 1-¿r1   | ADDI r2, 1-¿r2 |
| EXCH r1, [&lock] | SC r2 -¿ [r1]  |
| BNEZ r1, A0      | BEQZ r2, A0    |

### 16.3 Consistency

**Coherence**: globally uniform view of single mem loc. **Consistency**: globally uniform view of *all* mem locs.

#### 16.3.1 Sequential Consistency

Proc's see own LD/ST in prog order, see other Proc's LD/ST in prog order. All proc's see same global LD/St order.

#### 16.3.2 Ordering Rules

$$R \to W, R \to R, W \to R, W \to W$$

- Total Store Ordering (TSO): aka Processor Consistency, relaxes  $W \rightarrow R$
- Weak Ordering (WO). All relaxed, *acquire-release* define critical sections

# 17 Superscalar

### 17.1 CPI

$$CPI_{ideal} = \frac{1}{N} \quad IPC_{ideal} = \frac{N*c}{c} = \frac{instrs}{c}$$
  
N = number of issues/retires per c

#### 17.2 Superscalar Challenges

### 17.2.1 Wide Instruction Fetch

Multiple instr/cycle, but could need to predict multiple branches/cycle. **Banked I\$**: DRAM banked, simultaneous read. **Combining Network**: Combine banked instr blocks.

#### 17.2.2 Wide Instruction Decode

Register R/W Ports: Nominal 2N read, 1N write. In reality, lower (not all instr have 2 src, values bypassed), stores/branch (25-35%) don't write regs

# 17.2.3 $N^2$ Bypassing

Full by passing requires  $N^2$  dependence checks. N+1 input muxes at each ALU input. Routing can be expensive.

# 17.2.4 Clustering

Mitigates  $N^2$  by passing. Group FU's into K clusters. Limited by pass (1 cycle delay).

$$\left(\frac{N}{K}+1\right) inputs/mux \left(\frac{N}{K}\right)^2 bypass/cluster$$

## 17.2.5 Wide Execute/Memory Access

N ALU's ok, N FP expensive. Wide mem acc depends on instr<br/> mix, probably only necessary N>4

# 18 Multithreading

